SUN Han, WANG Wei, CHEN Jing, JIN Yu-feng. Process-Induced Thermal Stress of Through Silicon Via and Its Releasing Structure Design[J]. Applied Mathematics and Mechanics, 2014, 35(3): 295-304. doi: 10.3879/j.issn.1000-0887.2014.03.008
Citation: SUN Han, WANG Wei, CHEN Jing, JIN Yu-feng. Process-Induced Thermal Stress of Through Silicon Via and Its Releasing Structure Design[J]. Applied Mathematics and Mechanics, 2014, 35(3): 295-304. doi: 10.3879/j.issn.1000-0887.2014.03.008

Process-Induced Thermal Stress of Through Silicon Via and Its Releasing Structure Design

doi: 10.3879/j.issn.1000-0887.2014.03.008
Funds:  The National Science and Technology Major Project of China(2009ZX02038-02)
  • Received Date: 2013-10-06
  • Rev Recd Date: 2014-01-07
  • Publish Date: 2014-03-15
  • In the process of through silicon via (TSV) for 3D system in package (3D SiP), thermal stress changes the mobility of carriers of silicon around TSV, and then influences the whole 3D SiP chip performance. Aimed at this problem, a new stress-releasing structure was proposed, named thermal-stress-releasing groove. Stress on the silicon substrate surface outside the groove can be isolated to a low level especially for large-sized TSV applications. Numerical simulation was used to obtain the relationship between the groove structure parameters and the resulting thermal stress distribution. Parameters including depth and width of the releasing groove and distance from the groove to the pad edge were also simulated to obtain the proportion of stress reduction. The numerical results show that, 40%~60% of the previous thermal stress could be reduced, so could keep-off-zone area, through the proposed stress-releasing groove design.
  • loading
  • [1]
    Allan A. International technology roadmap for semiconductors, executive summary[C]// ITRS Winter Conference 2007. Makuhari, Japan, 2007.
    [2]
    Konidaris N.Lasers in advanced IC packaging applications[C]//〖STBX〗9th Electronics Packaging Technology Conference. Singapore, 2007: 396-399.
    [3]
    庄春刚, 熊振华, 丁汉. 基于水平集方法和von Mises应力的结构拓扑优化[J]. 中国机械工程, 2006,17(15): 1589-1595.(ZHUANG Chun-gang, XIONG Zhen-hua, DING Han. Structural topology optimization based on level set method and von Mises stress[J]. China Mechanical Engineering,2006,17(15): 1589-1595. (in Chinese))
    [4]
    安彤, 秦飞, 武伟, 于大全, 万里兮, 王珺. TSV转接板硅通孔的热应力分析[J]. 工程力学, 2013,30(7) : 262-264.(AN Tong, QIN Fei, WU Wei, YU Da-quan, WAN Li-xi, WANG Jun. Analysis of thermal stress in through silicon via of interposer[J]. Engineering Mechanics,2013,30(7): 262-264.(in Chinese))
    [5]
    Raynal F, Zahraoui S, Frederich N, Gonzalez J, Couturier B, Truzzi C, Lerner S. Electrografted seed layers for metallization of deep TSV structures[C]// 〖STBX〗59th Electronic Components and Technology Conference. San Diego, CA, 2009: 1147-1152.
    [6]
    Wolf M J, Dretschkow T, Wunderle B, Jürgensen N, Engelmann G, Ehrmann O, Uhlig A, Michel B, Reichl H. High aspect ratio TSV copper filling with different seed layers[C]//58th Electronic Components and Technology Conference. Lake Buena Vista, FL, 2008: 563-570.
    [7]
    朱福运, 于民, 金玉丰, 张海霞. 硅DRIE刻蚀工艺模拟研究[J]. 中国电子科学研究院学报, 2011,6(1): 28-30, 35.(ZHU Fu-yun, YU Min, JIN Yu-feng, ZHANG Hai-xia. The simulation research of DRIE process[J].Journal of China Academy of Electronics and Information Technology,2011,6(1): 28-30, 35.(in Chinese))
  • 加载中

Catalog

    通讯作者: 陈斌, bchen63@163.com
    • 1. 

      沈阳化工大学材料科学与工程学院 沈阳 110142

    1. 本站搜索
    2. 百度学术搜索
    3. 万方数据库搜索
    4. CNKI搜索

    Article Metrics

    Article views (2292) PDF downloads(2375) Cited by()
    Proportional views
    Related

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return